# #100 DAYS OF RTL DAY 4/100 Insights MUX TREES WITH SHANNON EXPANSION THEOREM

# **Understanding Shanon expansion Theorem**

Any Boolean function f(w<sub>1</sub>,w<sub>2</sub>,...,w<sub>n</sub>) can be written in the form

$$f(w_1, w_2,..., w_n) = \overline{w}_1 \cdot f(0, w_2,..., w_n) + w_1 \cdot f(1, w_2,..., w_n)$$

. or

$$f(w_1, w_2, ..., w_n) = \overline{w}_1 \cdot f_{\overline{w}_1} + w_1 \cdot f_{w_1}$$

- where  $f_{\overline{w_1}}$  is called the cofactor of f with respect to  $\overline{w_1}$  and  $f_{w1}$  is called the cofactor of f with respect to  $w_1$
- Shannon's Expansion expresses a given logic function in terms of select inputs and data inputs required for logic synthesis using a multiplexer

# **Applications of Shannon Expansion**

#### Reduce the power consumption in digital system

After synthesis, technology mapping and placement are complete, we apply Shannons expansion to the most critical sections of the circuit. This approach allows us to precompute the values of functions that depend on late-arriving critical signals and use a multiplexer to quickly select the appropriate value when the signal arrives. Any new logic elements created by this technique are incrementally placed in a minimally disruptive fashion to ensure convergence between the circuit optimization and the netlist placement.

It is very useful in Actel FPGAs

### Visual Representation of Shannon expansion theorem





| <i>s</i> <sub>1</sub> | $s_0$ | f     |
|-----------------------|-------|-------|
| 0                     | 0     | $w_0$ |
| 0                     | 1     | $w_1$ |
| 1                     | 0     | $w_2$ |
| 1                     | 1     | $w_3$ |

(a) Graphical symbol

(b) Truth table

# How we can use it to implement MUX TREE



## 16X1 MUX using 4x1 MUX



```
module mux16to1 (I, S, f);
input [0:15] I;
input [3:0] S;
output f;
wire [0:3] W;
mux4to1 Mux1 (I[0:3], S[1:0], W[0]);
mux4to1 Mux2 (I[4:7], S[1:0], W[1]);
mux4to1 Mux3 (I[8:11], S[1:0], W[2]);
mux4to1 Mux4 (I[12:15], S[1:0], W[3]);
mux4to1 Mux5 (W[0:3], S[3:2], f);
endmodule
module mux4to1 (W, S, f);
input [0:3] W;
input [1:0] S;
output reg f;
always @(*)
if (s == 2'b00)
f = W[0];
|else if (S == 2'b01)|
f = w[1];
else if (S == 2'b10)
f = W[2];
else
f = W[3];
'endmodule
```

#### **TEST BENCH**



```
module mux_16_1_using_4_1_TB;
//inputs are reg
reg [15:0]i;
reg [3:0]s;
//outputs are wires
wire f;
'//instantiate UUT
mux16to1 mux16x1(.I(i),.S(s),.f(f));
initial
| begin
| $monitor($time, "f=%b,i=%b,s=%b",f,i,s); //initialize inputs
i=0;
's=0;
end
always #5 i=i+1;
always $5 s = s +1;
endmodule
```



